## Eighth Semester B.E. Degree Examination, December 2010 Advanced Computer Architecture Time: 3 hrs. Max. Marks:100 Note: Answer any FIVE full questions, selecting at least TWO questions from each part. #### PART-A a. List and explain four important technologies, which have led to the improvements in computer system. (07 Marks) b. The given data presents the power consumption of several computer system components: | Component | Product | Performance | Power | |------------|--------------------|-------------|--------------------------| | Processor | Sun Niagara 8-core | 1.2 GHz | 72-79 W | | DRAM | Kingston 1 GB | 184 – pin | 3.7 W | | Hard drive | Diamond Max | 7200 rpm | 7.9 W read<br>4.0 W idle | Assuming the maximum load for each component, a power supply efficiency of 70%, what wattage must the server's power supply deliver to a system with a Sun Niagara 8-core chip, 2 GB 184-pin Kingston DRAM and 7200 rpm hard drives? ii) How much power will the 7200 rpm disk drive consume, if it is idle roughly 40% of the time? iii) Assume that for the same set of requests, a 5400 rpm disk will require twice as much time to read data as a 10800 rpm disk. What percentage of time would the 5400 rpm disk drive be idle to perform the same transaction as in part (ii)? (07 Marks) c. We will run two applications on dual Pentium processor, but the resource requirements are not the same. The first application needs 80% of the resources, and the other only 20% of the resources. i) Given that 40% of the first application is parallelizable, how much speed up will we achieve with that application, if run in isolation? ii) Given that 99% of the second application is parallelizable, how much speed up will this application observe, if run in isolation? iii) Given that 40% of the first application is parallelizable, how much overall system speedup would you observe, if we parallelized it? (06 Marks) 2 a. List pipeline hazards. Explain any one in detail. (07 Marks) - b. List and explain five different ways of classifying exception in a computer system. (07 Marks) - c. An unpipelined machine has 10 ns clock cycle and it uses four cycles for ALU operations and branches, five cycles for memory operations. Assume that relative frequencies of these operations are 40%, 20% and 40% respectively. Suppose due to clock skew and set up, pipelining the machine adds 1 ns overhead to the clock. Find the speed up from pipelining. (06 Marks) - 3 a. Show how the below loop would look on MIPS 5-stage pipeline, under the following situations. Find the number of cycles per iteration, for each case. Assume the latencies for integer and floating point operations, as given in the prescribed text book. Loop: L.D F0, 0(R1) ADD.D F4, F0, F2 S.D F4, 0(R1) DADDUI R1, R1, #-8 BNE R1, R2, loop | | | and No. 20 and and | | |---|----|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | , | | | | | | | (12 Marks) | | | b. | | | | | | overcome in 2-bit prediction. Give the state transition diagram of 2-bit predictor. | (08 Marks) | | 4 | a. | Explain the salient features of VLIW processor. | (08 Marks) | | | b. | Explain branch-target buffer. | (08 Marks) | | | c. | Write a short note on value predictors. | (04 Marks) | | | | | | | | | PART - B | | | 5 | a. | What is multiprocessor cache coherence? List two approaches to cache coherence | ce protocol. | | | | Give the state diagram for write-invalidate write-back cache coherence protocol. | Explain the | | | | three states of a block. | (12 Marks) | | | b. | List and explain any three hardware primitives to implement synchronization. | (08 Marks) | | | | Assembly the maybe made of the case of the power supply efficient | . 4l l | | 6 | a. | | | | | | | | | | | | | | | 1 | | (08 Marks) | | | ь. | Briefly explain four basic cache optimization methods. | (12 Marks) | | 7 | | | (06 Marks) | | | b. | Explain the optimization methods mentioned below: | | | | | i) Trace cache to reduce hit time | | | | | ii) Non-blocking cache to increase cache bandwidth | | | | | 111) Multi banked cache to increase cache bandwidth. | (09 Marks) | | | c. | Briefly explain how memory protection is enforced via virtual memory. | (05 Marks) | | 0 | | Consider the loop below. | | | 0 | a. | | | | | | | | | | | | | | | | B[i+1] = C[i] + D[i]; 1 * S2 * 1 | | | | | | | | | | - Hamacaccam the first in the first and an included | 3 2 | | | | What are the dependences between S1 and S2? Is this loop parallel? If not, sl | now how to | | | | make it parallel. | now how to (08 Marks) | | | b. | | | | | 5 | 4 a. b. c. 5 a. b. 6 a. b. 7 a. b. | overcome in 2-bit prediction. Give the state transition diagram of 2-bit predictor. 4 a. Explain the salient features of VLIW processor. b. Explain branch-target buffer. c. Write a short note on value predictors. PART − B 5 a. What is multiprocessor cache coherence? List two approaches to cache coherence Give the state diagram for write-invalidate write-back cache coherence protocol. three states of a block. b. List and explain any three hardware primitives to implement synchronization. 6 a. Assume we have a computer where CPI is 1.0 when all memory accesses hit in The only data accesses are loads and stores, and these total 50% of the instruction miss penalty is 25 cycles and miss rate is 2%, how much faster would the computinistructions were cache hits? b. Briefly explain four basic cache optimization methods. 7 a. List and explain three C's model that sorts all cache misses. b. Explain the optimization methods mentioned below: i) Trace cache to reduce hit time ii) Non-blocking cache to increase cache bandwidth iii) Multi banked cache to increase cache bandwidth iii) Multi banked cache to increase cache bandwidth. c. Briefly explain how memory protection is enforced via virtual memory. 8 a. Consider the loop below: for (i = 1; i ≤ 100; i = i + 1) { A [i] = A [i] + B [i]; 1 * S1 * 1 | digital. \* \* \* \* \* | USN | Eighth Semester B.E. Degree Examination, December 2010 | 06CS82 | |-----|--------------------------------------------------------|--------| | | System Modeling and Simulation | | Time: 3 hrs. Max. Marks:100 (06 Marks) (10 Marks) Note: Answer any FIVE full questions, choosing atleast TWO questions from each part. | | | questions from each part. | | |---|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | | | $\underline{PART - A}$ | | | 1 | a.<br>b. | When is a simulation an appropriate tool? When is it not? Explain the various components of simulation with an example. | (12 Marks)<br>(08 Marks) | | 2 | a.<br>b. | The same of single chamic queue in detail. | (12 Marks)<br>(08 Marks) | | 3 | a.<br>b. | the factors probability terminologies and concepts. | (12 Marks)<br>(08 Marks) | | 4 | a.<br>b. | The state as steady state parameters of M/O/1 queue. | | | | c. | What is networks of queue? Mention the general assumptions for a stablinfinite calling population. | (08 Marks)<br>e system with<br>(04 Marks) | | | | $\underline{PART} - \underline{B}$ | | | 5 | a.<br>b. | Briefly explain the various techniques used to generate random numbers. Explain any two inverse transform techniques. | (12 Marks)<br>(08 Marks) | | 6 | a.<br>b. | Mention the important points to be noted while collecting data.<br>Briefly explain the suggested estimators for distributions often used in simulat | (08 Marks)<br>ion. (12 Marks) | | 7 | a.<br>b. | Briefly explain the confidence – interval estimation method.<br>Explain the two methods to specify the initial conditions in steady state simulations. | | | | | | (10 Marks) | | 8 | a. | Differentiate the processes of verification and validation. | (04 Marks) | Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. 2. Any revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice. b. Explain the 3 steps involved in model building. c. Explain the iterative process of calibrating a model. | ISN | | | |-----|--|--| |-----|--|--| 06CS835 ### Eighth Semester B.E. Degree Examination, December 2010 Information and Network Security Time: 3 hrs. Max. Marks:100 Note: Answer any FIVE full questions, selecting at least TWO questions from each part. #### PART - A a. Discuss the system specific security policy. How managerial guidance and technical specifications can be used in SysSP? (10 Marks) b. Who is responsible for a policy management? How a policy is managed? Explain. (10 Marks) a. Explain the major steps specified in BS7799:2 document. How these steps help in security planning? (10 Marks) b. What is a firewall? Show the working of a screened host and dual homed firewalls. (10 Marks) 3 a. How a firewall can be configured and managed? Give examples. (10 Marks) b. What is a VPN? Explain the two modes of a VPN. (10 Marks) 4 a. What is an intrusion? Briefly write about any eight IDPS terminologies. (10 Marks) b. What is an encryption? Discuss the symmetric and asymmetric encryption methods. (10 Marks) #### PART - B a. What is meant by information security? Discuss the three aspects of information security. (10 Marks) Briefly explain the four types of security attacks that are normally encountered. Also, distinguish between active and passive attacks. a. With a schematic figure, explain Kerberos Ver-4 authentication dialogue. Clearly mention various steps. (10 Marks) b. With flow charts, explain the process of transmission and reception of PGP messages. (10 Marks) Give the general structure of IPSEC authentication header. Describe how anti reply service is supported. (10 Marks) b. With neat diagrams, discuss the basic combinations of security associations. (10 Marks) 8 a. What is SET? Discuss the requirements and key features of SET. (10 Marks) b. Write short notes on: i) SSL handshake protocol ii) SSL alert protocol. (10 Marks) \* \* \* \* 42+8 = 50, will be treated as malpractice Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. 2. Any revealing of identification, appeal to evaluator and /or equations written eg. 42+8 = 50, will be # Eighth Semester B.E. Degree Examination, December 2010 **Programming Languages** Time: 3 hrs. Max. Marks:100 Note: Answer any FIVE full questions, selecting at least TWO questions from each part. #### PART-A - a. Explain how programming languages are classified? (06 Marks) b. Explain the difference between interpretation and compilation. What are the advantages and disadvantages of two approaches? (06 Marks) - Explain the three principal storage allocation mechanisms, with respect to the object lifetime. (08 Marks) - 2 a. What is deep and shallow binding? Explain briefly. (06 Marks) - b. List and explain the major categories of control flow mechanism. (10 Marks) - c. What is short circuit evaluation? Explain with example. (04 Marks) - 3 a. What are the structured alternatives to goto statements? (08 Marks) - b. What is tail recursive function? Why is tail recursion important? (06 Marks) - c. What is lazy evaluation? Explain promises and memorization? (06 Marks) - a. What is the difference between type equivalence and type compatibility? (10 Marks) - b. For the following three dimensional array (contiguous layout) calculate the address of A [i, j, k]: - A: array $[L_1...U_1]$ of array $[L_2...U_2]$ of array $[L_3...U_3]$ of element type. Write the instruction sequence to load A [i,j,k] into a register. (10 Marks) ### PART - B a. Represent the following tree in ML and LISP: Fig.Q.5(a). (08 Marks) - b. Explain the basic list operations in LISP. (06 Marks) - c. What are dangling references? How are they created? What are the problems? (06 Marks) - a. Explain the operation of typical calling sequence. (08 Marks) - b. What is call by sharing? How is it different from call by value and call by reference? (06 Marks) - c. Explain the exception handler of functional language ML, with example. (06 Marks) - a. What is cactus stack? Explain its structures and use. (10 Marks) - b. Explain the difference between dynamic and static method binding, with example. (10 Marks) - 8 a. What are the features of functional programming languages? (06 Marks) - . What is unification? List the unification rules for prolog. (06 Marks) - c. What are the common characteristics of scripting language? (08 Marks) \*\*\*\* revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages.